For Full-Text PDF, please login, if you are a member of IEICE,|
or go to Pay Per View on menu list, if you are a nonmember of IEICE.
InP HEMT Technology for High-Speed Logic and Communications
Tetsuya SUEMITSU Masami TOKUMITSU
IEICE TRANSACTIONS on Electronics
Publication Date: 2007/05/01
Online ISSN: 1745-1353
Print ISSN: 0916-8516
Type of Manuscript: Special Section PAPER (Special Section on Fundamentals and Applications of Advanced Semiconductor Devices)
Category: Compound Semiconductor and Power Devices
HEMT, InP, cutoff frequency, OEIC,
Full Text: PDF(990.1KB)>>
As a review of the InP HEMT technology and its applications to logic ICs, the two-step-recess gate structure, which is now widely used in high-performance InP HEMTs, and its application to optoelectronic ICs are described. This paper also covers the topic of the gate delay analysis that reveals that the parasitic delay becomes the primary cause of the gate delay in sub-100-nm gate regime. For future challenge for logic applications, ways to reduce the off-state transistor current is also discussed.