For Full-Text PDF, please login, if you are a member of IEICE,|
or go to Pay Per View on menu list, if you are a nonmember of IEICE.
A Wide Frequency Range Delay-Locked Loop Using Multi-Phase Frequency Detection Technique
IEICE TRANSACTIONS on Electronics
Publication Date: 2005/09/01
Print ISSN: 0916-8516
Type of Manuscript: LETTER
Category: Integrated Electronics
delay-locked loop, multi-phase, frequency detection, jitter,
Full Text: PDF(343.3KB)>>
This paper presents a wide frequency range delay-locked loop implemented with a 0.35 µm CMOS technology, which can overcome the limited frequency range and false lock problem of conventional delay-locked loop (DLL). The proposed simple DLL architecture comprising frequency and phase detector has better process-portability. The implemented DLL covers frequency range from 10 MHz to 200 MHz, which is limited only by the characteristics of delay cell. The DLL consumes 19.8 mW and shows 13 ps rms jitter at 3.3 V, 150 MHz condition.