Implementation of a Digital Signal Processor in a DBF Self-Beam-Steering Array Antenna

Toyohisa TANAKA  Ryu MIURA  Yoshio KARASAWA  

Publication
IEICE TRANSACTIONS on Communications   Vol.E80-B   No.1   pp.166-175
Publication Date: 1997/01/25
Online ISSN: 
DOI: 
Print ISSN: 0916-8516
Type of Manuscript: PAPER
Category: Antennas and Propagation
Keyword: 
DBF antenna,  self-beam-steering,  self-phasing,  maximal ratio combining,  DSP,  FPGA,  ASIC,  

Full Text: PDF(901.5KB)>>
Buy this Article




Summary: 
We have proposed a digital beamforming (DBF) self-beam-steering array antenna which features maximal ratio combining enabling it to efficiently use the received power or to rapidly track the desired signal. The DBF self-beam-steering array antenna utilizes digital signal processing with an active array antenna configuration. ASIC implementation of the digital signal processor is inevitable for DBF antenna application in practical mobile communications environments. In this paper, we present a scheme for implementing a digital signal processor in ASICs using ten FPGAs (Field Programmable Gate Arrays) for the DBF self-beam-steering array antenna. Results of some experiments obtained in a large radio anechoic chamber are shown to confirm a basic function of the system.