Keyword : delay insertion


Delay Insertion Based P2PTV Traffic Localization Considering Peer's Relaying Capability
Chitapong WECHTAISONG Hiroaki MORINO 
Publication:   
Publication Date: 2017/10/01
Vol. E100-B  No. 10 ; pp. 1798-1806
Type of Manuscript:  PAPER
Category: Network
Keyword: 
P2PTVtraffic localizationrelay capability estimationdelay insertion
 Summary | Full Text:PDF(1.7MB)

A Router-Aided Hierarchical P2P Traffic Localization Based on Variable Additional Delay Insertion
Hiep HOANG-VAN Yuki SHINOZAKI Takumi MIYOSHI Olivier FOURMAUX 
Publication:   IEICE TRANSACTIONS on Communications
Publication Date: 2014/01/01
Vol. E97-B  No. 1 ; pp. 29-39
Type of Manuscript:  Special Section PAPER (Special Section on Management for Flexible ICT Systems and Services)
Category: 
Keyword: 
P2Prouter-aided approachhierarchical traffic localizationdelay insertion
 Summary | Full Text:PDF(2.5MB)

Minimization of Delay Insertion in Clock Period Improvement in General-Synchronous Framework
Yukihide KOHIRA Shuhei TANI Atsushi TAKAHASHI 
Publication:   IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 2009/04/01
Vol. E92-A  No. 4 ; pp. 1106-1114
Type of Manuscript:  Special Section PAPER (Special Section on Advanced Technologies Emerging Mainly from the 21st Workshop on Circuits and Systems in Karuizawa)
Category: 
Keyword: 
delay insertionclock schedulinggeneral-synchronous framework
 Summary | Full Text:PDF(835.2KB)

Clock Period Minimization Method of Semi-Synchronous Circuits by Delay Insertion
Yukihide KOHIRA Atsushi TAKAHASHI 
Publication:   IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 2005/04/01
Vol. E88-A  No. 4 ; pp. 892-898
Type of Manuscript:  Special Section PAPER (Special Section on Selected Papers from the 17th Workshop on Circuits and Systems in Karuizawa)
Category: 
Keyword: 
delay insertionclock period minimizationsemi-synchronous circuitdelay-slackdelay-demand
 Summary | Full Text:PDF(277.9KB)

Clock Period Minimization of Semi-Synchronous Circuits by Gate-Level Delay Insertion
Tomoyuki YODA Atsushi TAKAHASHI 
Publication:   IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 1999/11/25
Vol. E82-A  No. 11 ; pp. 2383-2389
Type of Manuscript:  Special Section PAPER (Special Section on VLSI Design and CAD Algorithms)
Category: 
Keyword: 
delay insertionclock period minimizationsemi-synchronous circuit
 Summary | Full Text:PDF(780.6KB)