| Katsufusa SHONO
|
Chaotic Behavior in Simple Looped MOS Inverters Cong-Kha PHAM Mamoru TANAKA Katsufusa SHONO | Publication: IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 1995/03/25
Vol. E78-A
No. 3
pp. 291-299
Type of Manuscript:
Special Section PAPER (Special Section of Selected Papers from the 7th Karuizawa Workshop on Circuits and Systems) Category: Nonlinear Problems Keyword: bifurcation, chaos, chaotic behavior, sigmoid function, inverter, transfer characteristic, nonlinear mapping function, switched capacitor (SC), CMOS switch, hold capacitor, | | Summary | Full Text:PDF | |
|
A Hardware Accelerator for Design-Rule Checking in a Bit-Mapping CAD System Cong-Kha PHAM Katsufusa SHONO | Publication: IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 1993/10/25
Vol. E76-A
No. 10
pp. 1684-1693
Type of Manuscript:
Special Section PAPER (Special Section on VLSI Design and CAD Algorithms) Category: Keyword: design-rule, raster-based, Manhattan style, bit-mapping CAD, | | Summary | Full Text:PDF | |
|
A CMOS Cell Compiler for a Bit-Mapping CAD System Cong-Kha PHAM Katsufusa SHONO | Publication: IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 1991/09/25
Vol. E74-A
No. 9
pp. 2603-2611
Type of Manuscript:
PAPER Category: Computer Aided Design (CAD) Keyword:
| | Summary | Full Text:PDF | |
|
BIT-MAP CAD and Electron-Beam Direct Lithography for Bottom-Up IC Design Katsufusa SHONO Ryo-Il KANG | Publication: IEICE TRANSACTIONS (1976-1990)
Publication Date: 1987/07/25
Vol. E70-E
No. 7
pp. 641-645
Type of Manuscript:
PAPER Category: Integrated Circuits Keyword:
| | Summary | Full Text:PDF | |
|
|