Keyword : high throughput


The ASIC Implementation of SM3 Hash Algorithm for High Throughput
Xiaojing DU Shuguo LI 
Publication:   IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 2016/07/01
Vol. E99-A  No. 7 ; pp. 1481-1487
Type of Manuscript:  LETTER
Category: Cryptography and Information Security
Keyword: 
SM3hash algorithmASIC implementationhigh throughput
 Summary | Full Text:PDF(595.6KB)

Hardware Efficient and Low Latency Implementations of Look-Ahead ACS Computation for Viterbi Decoders
Kazuhito ITO Ryoto SHIRASAKA 
Publication:   IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 2013/12/01
Vol. E96-A  No. 12 ; pp. 2680-2688
Type of Manuscript:  Special Section PAPER (Special Section on VLSI Design and CAD Algorithms)
Category: High-Level Synthesis and System-Level Design
Keyword: 
Viterbi decodingconvolutional codelook-ahead computationhigh throughput
 Summary | Full Text:PDF(2.2MB)

A Proposition of 600 Mbps WLAN-Like System with Low-Complexity MIMO Decoder for FPGA Implementation
Wahyul Amien SYAFEI Yuhei NAGAO Ryuta IMASHIOYA Masayuki KUROSAKI Baiko SAI Hiroshi OCHI 
Publication:   IEICE TRANSACTIONS on Communications
Publication Date: 2011/02/01
Vol. E94-B  No. 2 ; pp. 491-498
Type of Manuscript:  PAPER
Category: Wireless Communication Technologies
Keyword: 
FPGAGLSThigh throughputMIMORTL designWLAN
 Summary | Full Text:PDF(2.2MB)

A Low Power and High Throughput Self Synchronous FPGA Using 65 nm CMOS with Throughput Optimization by Pipeline Alignment
Benjamin STEFAN DEVLIN Toru NAKURA Makoto IKEDA Kunihiro ASADA 
Publication:   IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 2010/07/01
Vol. E93-A  No. 7 ; pp. 1319-1328
Type of Manuscript:  PAPER
Category: VLSI Design Technology and CAD
Keyword: 
self synchronousfpgapipeline alignmentlow powerhigh throughputdynamic logicdual pipeline
 Summary | Full Text:PDF(6.3MB)

VLSI Architecture for the Low-Computation Cycle and Power-Efficient Recursive DFT/IDFT Design
Lan-Da VAN Chin-Teng LIN Yuan-Chu YU 
Publication:   IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer Sciences
Publication Date: 2007/08/01
Vol. E90-A  No. 8 ; pp. 1644-1652
Type of Manuscript:  PAPER
Category: Digital Signal Processing
Keyword: 
channel densityhigh density voice over packethigh throughputlow-computation cyclepower efficiencyrecursive DFT/IDFT
 Summary | Full Text:PDF(873.1KB)

A Study on Rate-Based Multi-Path Transmission Control Protocol (R-M/TCP) Using Packet Scheduling Algorithm
Kultida ROJVIBOONCHAI Toru OSUGA Hitoshi AIDA 
Publication:   IEICE TRANSACTIONS on Information and Systems
Publication Date: 2006/01/01
Vol. E89-D  No. 1 ; pp. 124-131
Type of Manuscript:  Special Section PAPER (Special Section on New Technologies and their Applications of the Internet III)
Category: TCP Protocol
Keyword: 
multi-path data transferTCPhigh throughputhigh reliabilityrate-based protocol
 Summary | Full Text:PDF(1MB)